![Open Access](https://jit.ndhu.edu.tw/lib/pkp/templates/images/icons/fulltext_open_medium.gif)
![Restricted Access](https://jit.ndhu.edu.tw/lib/pkp/templates/images/icons/fulltext_restricted_medium.gif)
A Novel Multiple Buses Controller in Multiprocessors
Abstract
A configurable dual-core embedded system for multimedia application of System-on-Chip (SoC) was introduced in this paper, in which we described a SoC consisting of a master processor and a slave processor. The master processor is represented by the simulator of SimpleScalar. In addition, the slave processor collocates with Xtensa processor, which is able to establish excellent multimedia application than the traditional designs. They get benefit in area and power characteristics. This proposed architecture can be configured in multiprocessors architecture, and verified by a provided simulation program. The main functional blocks integrated in this system includes dual cores, local memory, cache memory, shared memory, shared bus, and so forth.
Keywords
System-on-Chip; Instruction set architecture; Configurable processor; System C
Citation Format:
Jih-Fu Tu, Chih-Yung Chen, "A Novel Multiple Buses Controller in Multiprocessors," Journal of Internet Technology, vol. 15, no. 7 , pp. 1183-1189, Dec. 2014.
Jih-Fu Tu, Chih-Yung Chen, "A Novel Multiple Buses Controller in Multiprocessors," Journal of Internet Technology, vol. 15, no. 7 , pp. 1183-1189, Dec. 2014.
Refbacks
- There are currently no refbacks.
Published by Executive Committee, Taiwan Academic Network, Ministry of Education, Taipei, Taiwan, R.O.C
JIT Editorial Office, Office of Library and Information Services, National Dong Hwa University
No. 1, Sec. 2, Da Hsueh Rd., Shoufeng, Hualien 974301, Taiwan, R.O.C.
Tel: +886-3-931-7314 E-mail: jit.editorial@gmail.com